...
首页> 外文期刊>Canatian electrical engineering journal >Multiplication With m:2 and m:3 Compressors-A Comparative Review
【24h】

Multiplication With m:2 and m:3 Compressors-A Comparative Review

机译:m:2和m:3压缩器的乘法-比较研究

获取原文
获取原文并翻译 | 示例
           

摘要

Compressors are widely used in multipliers to accumulate and reduce partial products in a parallel manner. This paper conducts a comparative review for high-order m:2 and m:3 compressors within a 16-bit × 16-bit multiplier cell as a benchmark. Furthermore, some of the compressors are slightly modified with the aim of reducing interconnections and logical gates. Four well-known adders are also employed to perform the final addition of partial products. They are ripple-carry adder, carry-lookahead adder (CLA), carry-bypass adder, and carry-select adder. These adders are initially demonstrated by a sequence of unmodified identical blocks. Then, they are simplified in order to decrease hardware components. Their simplification and the use of reduced compressors lead to high speed and considerable power and area savings. Synthesizable structural VHDL code is used to simulate and implement different multipliers. Our investigations show that the design with the reduced m:2 compressors and multilevel CLA is the most efficient multiplier. This paper also includes further comparisons with multipliers containing other structures and arrangements.
机译:压缩机广泛用于乘法器中,以并行方式累积和减少部分乘积。本文对以16位×16位乘法器单元中的高阶m:2和m:3压缩器进行了比较评估。此外,为了减少互连和逻辑门,对某些压缩机进行了一些修改。还使用四个众所周知的加法器来执行部分产品的最终加法。它们是纹波进位加法器,超前进位加法器(CLA),进位旁路加法器和进位选择加法器。这些加法器最初是由一系列未修饰的相同模块组成的。然后,将它们简化以减少硬件组件。它们的简化和减少压缩机的使用导致了高速,并节省了大量功率和面积。可综合的结构VHDL代码用于模拟和实现不同的乘法器。我们的研究表明,采用m:2压缩器和多层CLA的设计是最有效的乘法器。本文还包括与包含其他结构和安排的乘数的进一步比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号