首页> 外文期刊>Electrical and Computer Engineering, Canadian Journal of >Design and modelling of a nonlocking input-buffer ATM switch
【24h】

Design and modelling of a nonlocking input-buffer ATM switch

机译:非锁定输入缓冲区ATM交换机的设计和建模

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we introduce a new ATM switch architecture. Buffer access speeds of the proposed architecture match the port speeds, and the buffer acts, in effect, as a multiport memory. The input buffers are implemented as a group of parallel shift registers. This approach overcomes the head-of-the-line (HOL) and low-throughput problems of input buffers. Shift-register buffers allow operating speeds much higher than are possible using RAM buffers. Furthermore, switch speed is independent of buffer size. This is a very important feature for ATM networks that require storage of large amounts of cells in the switching nodes. The parallel nature of the input queues allows for multicast functions. In addition, the modularity of the proposed architecture facilitates its scalability. A dispatching mechanism for cell selection in ATM switches with multiple priorities is also introduced. The proposed switching scheme satisfies real-time and nonreal-time quality-of-service (QoS) requirements. Simulations of the switch with the new dispatching mechanism are performed under a diversity of bursty traffic loads.
机译:在本文中,我们介绍了一种新的ATM交换机体系结构。所提出的体系结构的缓冲器访问速度与端口速度匹配,并且该缓冲器实际上充当多端口存储器。输入缓冲器被实现为一组并行移位寄存器。这种方法克服了输入缓冲区的线头(HOL)和低吞吐量问题。移位寄存器缓冲区的运行速度远高于使用RAM缓冲区的速度。此外,切换速度与缓冲区大小无关。对于需要在交换节点中存储大量信元的ATM网络而言,这是非常重要的功能。输入队列的并行性质允许多播功能。另外,所提出的体系结构的模块化促进了其可扩展性。还介绍了用于具有多个优先级的ATM交换机中的信元选择的调度机制。提议的交换方案满足实时和非实时服务质量(QoS)要求。在各种突发流量负载下,使用新的调度机制对交换机进行仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号