首页> 外国专利> Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least one gate level feature extending into adjacent gate level feature layout channel

Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least one gate level feature extending into adjacent gate level feature layout channel

机译:包括交叉耦合晶体管的集成电路,该交叉耦合晶体管具有在栅极级特征布局通道内形成的栅电极,并且至少一个栅极级特征延伸到相邻的栅极级特征布局通道中

摘要

A semiconductor device includes first and second p-type diffusion regions, and first and second n-type diffusion regions that are each electrically connected to a common node. Conductive features are each defined within any one gate level channel that is uniquely associated with and defined along one of a number of parallel gate electrode tracks. The conductive features respectively form gate electrodes of first and second PMOS transistor devices, and first and second NMOS transistor devices. Widths of the first and second p-type diffusion regions are different, such that the first and second PMOS transistor devices have different widths. Widths of the first and second n-type diffusion regions are different, such that the first and second NMOS transistor devices have different widths. The first and second PMOS and first and second NMOS transistor devices form a cross-coupled transistor configuration.
机译:半导体器件包括分别电连接至公共节点的第一p型扩散区和第二p型扩散区以及第一n型扩散区和第二n型扩散区。导电特征分别定义在与多个平行栅电极轨道之一相关联并沿其定义的任意一个栅级沟道内。导电部件分别形成第一PMOS晶体管器件和第二PMOS晶体管器件的栅极以及第一NMOS晶体管器件和第二NMOS晶体管器件的栅极。第一和第二p型扩散区域的宽度不同,使得第一和第二PMOS晶体管器件具有不同的宽度。第一和第二n型扩散区域的宽度不同,使得第一和第二NMOS晶体管器件具有不同的宽度。第一和第二PMOS以及第一和第二NMOS晶体管器件形成交叉耦合的晶体管配置。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号